

### MICROCONTROLLERS - LABORATORY MANUAL To calculate the desired baud rate. To calculate the design with PIC Microcontroller for serial communication. The microcontroller is parallel device that transfers eight bits of data The microscopy over eight data lines to parallel I/O devices. However, in many situations, lata transfer is impractical. For example, parallel data transfer data transfer is impractical. For example, parallel data transfer over a long is very Hence, a serial communication is widely used in long distance communication. parallel data transfer over a long distance communication. 8-bit data In serial data communication, 8-bit data is converted to serial bits using a parallel la serial data line and then it is transmitted over a single data line. The data byte is transmitted with least significant bit first. stransmitted with least significant bit first. Serial ports are a type of computer interface for serial communication that Serial portion of the RS-232 standard. They are 9-pin connectors that relay information, with the RS-232 standard. Each byte is broken up into complies with the serial port. Serial ports are controlled by a series of eight bits, bence the term serial port. Serial ports are controlled by a special chip call a UART Universal Asynchronous Receiver Transmitter). LI Communication links: Serial communication is classified into three types of communication. L Simplex communication link: In simplex transmission, the line is dedicated for transmission. The transmitter sends and the receiver receives the data. b. Half duplex communication link: In half duplex, the communication link can be used for either transmission or reception. Data is transmitted in only one direction at a time. c. Full duplex communication link: If the data is transmitted in both ways at the same time, it is a full duplex i.e. transmission and reception can proceed simultaneously. This communication link requires two wires for data, one for transmission and one for reception. 12 Types of Serial communication: Serial data communication uses two types of communication. · Synchronous serial data communication: In this transmitter and receiver are synchronized. It uses a common clack to synchronize the receiver and the transmitter. First the synch character is sent and then the data is transmitted. This format is generally used for high speed transmission. In Synchronous serial data communication a block of data is transmitted at a time. DEPARTMENT OF ELECRONICS & TELECOMMUNICATION ENGINEERING SCOE, PUNE-41

### MICROCONTROLLERS - LABORATORY MANUAL

. Asynchronous Serial data transmission: In this, different clock sources are used for transmitter and receiver. In this mode, data is transmitted with start and stop bits. A transmission begins with start bit, followed by data and then stop bit. For error checking purpose parity bit is included just prior to stop bit. In Asynchronous serial data communication a single byte is transmitted at a time.

## 13 Baud rate:

The rate at which the bits are transmitted is called baud or transfer rate. The baud rate is the reciprocal of the time to send one bit. In asynchronous transmission, baud rate is not equal to number of bits per second. This is because; each byte is preceded by a start bit and followed by parity and stop bit. For example, in synchronous transmission, if data is transmitted with 9600 baud, it means that 9600 bits are transmitted in one second. For bit transmission time = 1 second/ 9600 = 0.104 ms.

## 2. RS-232 standards:

To allow compatibility among data communication equipment made by various manufactures, an interfacing standard called Rs232 was set by the Electronics Industries Association (EIA) in 1960. In 1963 it was modified and called RS232A. RS232B and RS232C were issued in 1965 and 1969, respectively. Today Rs232is the most widely used serial I/O interfacingstandard. This standard is used in PCs and numerous equipments. However, since the standard was set long before the advent of logic family, its input and output voltage levels are not TTL compatible. In RS232, a logic one (1) is represented by -3 to -25V and referred as MARK while logic zero (0) is represented by +3 to +25V and referred as SPACE. For this reason to connect any RS232 to a microcontroller system we must use voltage converters such as MAX232 to convert the TTL logic level to RS232 voltage levels and vice-versa. MAX232 IC chips are commonly referred as line drivers.

#### 2.1 Serial Data Format:

The serial data format includes one start bit, between five and eight data bits, and one stop bit. A parity bit and an additional stop bit might be included in the format as well. The figure 4.1 below illustrates the serial data format.



Figure 1.1: Serial data format

DEPARTMENT OF ELECRONICS & TELECOMMUNICATION ENGINEERING SCOE, PUNE-41



Scanned by TapScanner

#### MICROCONTROLLERS - LABORATORY MANUAL The format for serial port data is often expressed using the following notation: Number of data bits - parity type - number of stop bits. For example, 8-N-1 is interpreted as eight data bits, no parity bit, and one stop bit, while 7-E-2 is interpreted as seven data bits, even parity, and two stop bits. The data bits are often referred to as a character because these bits usually represent an ASCII character. The remaining bits are called framing bits because they frame the data bits. 2.2. Serial Port Pin Function Abbreviation Full Name Function DB-9 Pin No. Serial Data Output Transmit Data Pin 3 Serial Data Input Pin 2 Receive Data RXD This line informs the Modern that the UART is Request To Send RTS Pin 7 ready to exchange data. This line indicates that the Modem is ready to Clear To Send CTS Pin B exchange data. This tells the UART that the modem is ready to Data Set Ready DSR Pin 6 establish a link. Ground Signal Ground SG Pin 5 When the modem detects "Carrier" from the modem at the other end Data Carrier Detect DCD Pin 1 of the phone line, this Line becomes active. This is the opposite to Data Terminal Ready DSR. This tells the Modem Pin 4 that the UART is ready to Goes active when modem detects a ringing signal Ring Indicator from the PSTN. Table 1.1: D Type 9 Pin and Serial Port Pin Functions 3. EUSART Module in PIC Microcontroller The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is one of the two serial I/O modules. (Generically, the USART is also known as a Serial Communications Interface or SCI.) The EUSART can be configured as a fullduplex asynchronous system that can communicate with peripheral devices, such as CRT terminals and personal computers. It can also be configured as a halfduplex synchronous system that can communicate with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs, etc. The Enhanced USART module implements additional features, including automatic baud rate detection and calibration, automatic wake-up on Sync Break reception and DEPARTMENT OF ELECRONICS & TELECOMMUNICATION ENGINEERING SCOE, PUNE-41

# Scanned by TapScanner

# MICROCONTROLLERS - LABORATORY MANUAL

Break character transmit. These make it ideally suited for use in Local Interconnect Network bus (LIN bus) systems. The EUSART can be configured in the following modes:

- · Asynchronous (full-duplex) with:
  - Auto-wake-up on Break signal
  - Auto-baud calibration
  - 12-bit Break character transmission
- Synchronous Master (half-duplex) with
- · selectable clock polarity
- Synchronous Slave (half-duplex) with selectable
- · clock polarity

#### 3.1 PIN DESCRIPTION

| Signal | Pin No. | Symbol        |
|--------|---------|---------------|
| TXD    | 25      | RC6/TX/CK     |
| RXD    | 26      | RC7/RX/DT/SDO |

The pins of the Enhanced USART are multiplexed with PORTC. In order to configure RC6/TX/CK and RC7/RX/DT/SDO as an EUSART:

- bit SPEN (RCSTA<7>) must be set (= 1)
- bit TRISC<7> must be set (= 1)
- bit TRISC<6> must be set (= 0)

#### 3.2 EUSART Register Map:

The operation of the Enhanced USART module is controlled through three registers:

- Transmit Status and Control (TXSTA)
- Receive Status and Control (RCSTA)
- Baud Rate Control (BAUDCON)

| SFR     | Description                              | Access     | Reset Value | Address |
|---------|------------------------------------------|------------|-------------|---------|
| TXSTA   | Transmit Status & Control<br>Register    | Read/Write | 0x02        | 0xFAC   |
| RCSTA   | Receive Status & Control<br>Register     | Read/Write | 0x00        | 0xFAB   |
| BAUDCON | Baud rate control register               | Read/Write | 0x00        | 0xFB8   |
| SPBRGH  | Baud rate generator register higher byte | Read/Write | 0×00        | 0xFB0   |
| SPBRG   | Baud rate generator register lower byte  | Read/Write | 0x00        | 0xFAF   |
| TXREG   | Transmission Register                    | Write      | 0x00        | 0xFAD   |
| RCREG   | Receive Register                         | Read       | 0x00        | 0xFAE   |

SCOE, PUNE-41



Scanned by TapScanner



Scanned by TapScanner

# MICROCONTROLLERS - LABORATORY MANUAL

band rate. In Synchronous mode, BRGH is ignored. Table 1.1 shows the formula for the band rate for different EUSART modes which only apply in Master ulode (internally generated clock). Given the desired baud rate and FOSC, the nearest integer whose (units) and 105C, the hearest integer value for the SPBRGH:SPBRGregisters can be calculated using the formulas in Table 1.1. from this, the error in baud rate can be determined. It may be advantageous to use the high band rate (BRGH = 1), or the 16-bit BRG to reduce the band rate error, or achieve a slow band rate for a fast oscillator frequency. Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate.

| for a timer overflow belove |                        | Baud Rate Formula     |
|-----------------------------|------------------------|-----------------------|
| Configuration Bits          | BRG Mode / EUSART Mode | [n= SPBRGH:SPBRG]     |
| - COC16   DRUI!             | 8-bit / Asynchronous   | BR = Fosc/[64(n+1)]   |
| YNC BRG16 0                 | 8-bit / Asynchronous   | BR = Fosc / [16(n+1)] |
| 0 1                         | 16-bit / Asynchronous  | DR - 100 / E          |
| 0 1 0                       | 16-bit / Asynchronous  | =(f4(n+1))            |
| 0 1 1                       | 8-bit / Synchronous    | BR = Fosc/[4(n+1)]    |
| 0 x                         | 16-bit / Synchronous   |                       |

Table 1.1: Baud rate formulae

## 3.5 Baud rate Calculation

#### Mode selection

- a. BRG Mode = 8-bit by setting BRG16 bit in BAUDCON Register
- b. EUSART mode = Asynchronous by clearing SYNC bit in TXSTA Register
- c. Formulae Desired Buad Rate = Fosc / [4(SPBRGH:SPBRG+1)] selected by setting BRG16 bit in TXSTA Register

# For Fosc = 20MHz, Baud rate = 9600

SPBRGH:SPBRG = [Fosc/4(Baud rate)]-1

- $= [20x10^6/(4x9600)] 1$

= (Calculated baud rate - Desired Baud Rate)/Desired Baud Rate = (Fosc / [4(SPBRGH:SPBRG+1)] - 9600)/Desired Baud Rate % Error

 $=([20\times10^6/[4\times(520+1)]]-9600)/Desired Baud Rate$ 

= (9615 - 9600)/9600

= 0.16 % % Error

Therefore to reduce error we have selected SPBRGH = 0x02 and SPBRG = 0x08

DEPARTMENT OF ELECRONICS & TELECOMMUNICATION ENGINEERING

# Scanned by TapScanner

#### MICROCONTROLLERS - LABORATORY MANUAL For Fosc = 48MHz, Baud rate = 9600 SPBRGH:SPBRG = [Fosc/4(Baud rate)]-1 $= [48 \times 10^6 / (4 \times 9600)] - 1$ $= [1249]_{10} = [04E1]_{16}$ Therefore SPBRGH = 0x04 and SPBRG = 0xE1 = (Calculated baud rate - Desired Baud Rate)/Desired Baud Rate % Error = (Fosc / [4(SPBRGH:SPBRG+1)] - 9600)/Desired Baud Rate $= ([48 \times 10^6/[4 \times (1249 + 1)]] - 9600)/Desired Baud Rate$ = (9600 - 9600)/9600= 0.0 % % Error Therefore we have selected SPBRGH = 0x04 and SPBRG = 0xE1 3.6 To set up an Asynchronous Transmission: 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. 2. Enable the asynchronous serial port by clearing bitSYNC and setting bit SPEN. 3. If the signal from the TX pin is to be inverted, set the TXCKP bit. 4. If interrupts are desired, set enable bit TXIE. 5. If 9-bit transmission is desired, set transmit bit TX9. 6. Enable the transmission by setting bit TXEN which will also set bit TXIF. 7. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. 8. Load data to the TXREG register (starts transmission). 9. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. 3.7 To set up an Asynchronous Reception: 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. 2. Enable the asynchronous serial port by clearing bitSYNC and setting bit SPEN. 3. If the signal at the RX pin is to be inverted, set the RXDTP bit. 4. If interrupts are desired, set enable bit RCIE. 5. If 9-bit reception is desired, set bit RX9. 6. Enable the reception by setting bit CREN. 7. Flag bit, RCIF, will be set when reception is complete and an interrupt will be generated if enable bit, RCIE, was set. 8. Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception. 9. Read the 8-bit received data by reading the RCREG register. 10. If any error occurred, clear the error by clearing enable bit CREN. 11. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set. DEPARTMENT OF ELECRONICS & TELECOMMUNICATION ENGINEERING SCOE, PUNE-41



Scanned by TapScanner